## Short column around "Transistor"

## Transistor, FET, CMOS



You can refer, such as, https://www.allaboutcircuits.com/textbook/semiconductors/

## Timeline

1925: Julius Edgar Lilienfeld's MESFET patent 1935: Oskar Heil’s MOSFET patent 194?: Unpublished Bell Labs MESFET 1947: Ge BJT (Bardeen, Brattain, Shockley, Bell Labs) 1954: Si BJT (Teal, Bell Labs)
1960: MOSFET (Atalla\&Khang, Bell Labs)
1961: Integrated circuit (Kilby, TI)
1963: CMOS (Sah\&Wanlass, Fairchild)
1964: Commercial CMOS IC (RCA)
1965: DRAM (Fairchild)
1968: Poly-Si gate (Faggin\&Klein, Fairchild)
1968: 1-FET DRAM cell (Dennard, IBM)
1971: UV EPROM (Frohman, Intel)
1971: Full CPU in chip, Intel 8008 (Faggin, Intel)
1974: Digital watch
1974: Scaling theory (Gänsslen\&Dennard, IBM)
1978: Use of ion implanter
1978: Flotox EEPROM (Perlegos, Intel)
1980: Ion-implanted CMOS IC
1980: Plasma etching
1984: Scaling theory $<0.25 \mu \mathrm{~m}$ (Baccarani, U. Bologna) 1986: $0.1 \mu \mathrm{~m}$ Si MOSFET (Sai-Halasz, IBM) 1991: CMOS replaces BJT also at high-end 1993: DGFET scalable to 30 nm (theory, Frank et al.) 2007: Non- $\mathrm{SiO}_{2}\left(\mathrm{HfO}_{2}\right.$-based) MOSFET (Intel)

O Nobelprize.org
© video $\bigcirc$ podcast


The Nobel Prize in Physics 1956 was awarded jointly to William Bradford Shockley, John Bardeen and Walter Houser Brattain "for their researches on semiconductors and their discovery of the transistor effect".

Photos: Copyright © The Nobel Foundation

[^0]
## Nobel Prize in Physics

## total 7

1998
Horst Störmer, Daniel Tsui, and Robert Laughlin Discovery and explanation of a new form of quantum fluid with fractionally charged excitations (the Fractional Quantum Hall Effect.)

1978
Arno A. Penzias and Robert W. Wilson
Discovery of the cosmic microwave background radiation that in turn provided clear substantiation of the "big bang" theory of how the universe began.

2009
Willard S. Boyle and George E. Smith Invention of the charge-coupled device (CCD), for electronic memory, which made the Charge Coupled Device (CCD) image sensor possible.

1997
Steven Chu
Development of methods to cool and trap atoms with laser light. (Prize shared with Claude Cohen-Tannoudji and William D. Phillips.)

1977
Philip W. Anderson
Fundamental theoretical insights into the electronic structure of magnetic and disordered systems". (Prize shared with Sir Nevill Francis Mott and John Hasbrouck van Vleck.)

John Bardeen, Walter H. Brattain and William Shockley
Research on semiconductors that led to the invention of the transistor in 1947.

1937
Clinton J. Davisson
Discovery of the diffraction of electrons by crystals and demonstrated the wave nature of matter. (Prize shared with George Paget Thomson.)

## Nobel Prize in Chemistry

total 1

2014
Eric Betzig
Eric Betzig was awarded 2014 Nobel Prize in Chemistry "For the Development of SuperResolved Fluorescence Microscopy" which is capable of measuring images of molecules from within living cells.

## Transistor prehistory



1935 Heil's patent
1947 First BJT
1960 Atalla's MOSFET
Bardeen, Shockley, Brattain (Bell Labs)
. . . World without semiconductor (transistor) is outside of our imagination now ...


## Moore's law



Gordon Moore


1965: Cost vs time


Moore's law 1960-1975
"Moore's law" = number of transistors in an IC has been increasing exponentially with time (usually, the rate is "double" within $2-3$ years.)

## Plot's with Moore's law

\#1 "Transistors" are almost replaced with CMOS
\#2 The (minimum) size/scale of the first generation transistor is $10 \mu \mathrm{~m}$
\#3 Gradually, "feature" size and the minimum size do not coincide. But "feature" size is still a good benchmark.


Fig. 7. Number of transistors in successive Intel processors as a function of time (data after [44]).


Fig. 8. Feature size as a function of time (data after [45]).

From Lidia Lukasiak and Andrzej Jakubowski, "History of Semiconductors"

## 1.IRDS More Moore mission

See https://irds.ieee.org/reports
System scaling enabled by Moore's scaling is more and more challenged with the scarcity of resources such as power and

- Ground rule scaling slows down and saturates around 2024. EUV (extrame-ultraviolet) technology now started to slow down this saturation trend by having the cost under control thanks to process complexity reduction. Transition to 3 D integration and use of beyond CMOS devices for complementary System-on-Chip (SoC) functions are projected after 2024.
- Ground-rule scaling need to also enable design-technology-co-optimization (DTCO) constructs that accommodate the area reduction as well as tighten the critical design that limits for overall SoC area scaling.
- Main challenge in 3D integration is how to partition the system to come up with better utilization of devices, interconnect and sub-systems such as memory, analog, and I/O. Parasitics improvement will become the major knob for performance improvement for nodes spanning between 2017 and 2024.
- SiGe and Ge channels are gaining importance as the high-mobility channels. IIIV channel faces challenges of variability, band-to-band tunneling, and large investments in fab infrastructure.
- Interconnect technology sees the use of non- Cu options, particularly in addressing the electromigration risks of Cu . On the other hand, metal resistance exponentially increases in both Cu and non- Cu options, which makes a careful selection of BEOL stack for SoC not to face performance loss due to the high resistance of tight-pitch layers.


## Personal attention -- Carbon material for future solution

Carbon is one of candidates for future material, and experts point out that it has huge advantages over current silicon base. However, practical application is expected $15 \sim 20$ years later ...


## Advantage of carbon material for semi-conductor

$$
\begin{aligned}
& \text { Low Power operation: } \\
& \text { Power }=\mathrm{V}^{2} \sim 1 / 100 \text { of current } \\
& \text { silicon base. }
\end{aligned}
$$

Possibilities for $\mathrm{V}_{\mathrm{DD}}=0.1 \mathrm{~V}$ Logic Using Carbon-Based Tunneling Field Effect Transistors Yunfei Gao, Tony Low, Mark Lundstrom
Network for Computational Nanotechnology and Birck Nanotechnology Center, Purdue University, West Lafayette, IN, USA Tel: +1-765-426-5106, Fax: +1-765-494-2706, E-mail: gaoy@purdue.edu

Abstract- A systematic evaluation of the possibilities of low-voltage logic using carbon-based tunneling field effect transistors (TFET) is performed using the non-equilibrium green function (NEGF) formalism [1] for device simulation and ring-oscillator and load-driven inverter circuits. We found that the on-current is severely limited by quantum mechanical reflections due to wavefunction mismatch. The lower bound of subthreshold swing (SS) is limited by tunneling through the channel. Although the projected performance is well-below that of a recent prediction [2], we show that digital logic at $\mathrm{V}_{\mathrm{DD}}$ $=0.1 \mathrm{~V}$ is possible. Finally, we compare the TFET with its MOSFET counterpart and show that for $\mathrm{V}_{\mathrm{DD}}=0.1 \mathrm{~V}$, the TFET out-performs the MOSFET.
Introduction: Carbon nanotube tunneling-based field effect transistors are being explored as possible candidates for next generation CMOS [3, 4], due to the potential for low operating supply voltage. With the recent discovery of the two-dimensional carbon [5], graphene nanoribbon (GNR) field effect transistors (FETs) have also emerged as a promising candidate for future technology. In this work, we performed a systematic study of the carbon-based TFET in order to understand its performance potential and how it compares to its MOSFET counterpart.
Methodology: We consider the following prototypical device, a zig-zag semiconducting nanotube with a bandgap of $\sim 0.27 \mathrm{eV}$, which, from a theoretical standpoint, is equivalent to an armchair graphene nanoribbon of 5 nm width with the same bandgap [6]. Fig. 1 shows the device structure used in our simulation, which is the same as that in [2]. The source and drain are doped $n$-type and $p$-type respectively and the channel
prediction. The on-current at $\mathrm{V}_{\mathrm{GS}}=-0.1 \mathrm{~V}$ computed using the WKB over-estimates the on-current by $\sim 50 \%$. Increasing the bandgap and the junction electric field would enhance WFM and would present a physical limit to the on-current of the TFET.
Off Current: As shown in Fig. 2(a), the off-current of the TFET is made up of two parts: 1) the band-to-band tunneling current across the whole channel ( $\mathrm{I}_{\mathrm{BTB}}$ ), and 2) the net current of thermionic emission over the source to drain barrier and minority carriers collection from drain to source ( $\mathrm{I}_{\text {THER }}$ ). $\mathrm{I}_{\text {THE }}$ is determined by the material's bandgap and set the lower bound for the off-current. Although increasing the bandgap would help to suppress $\mathrm{I}_{\text {THER }}$, it might also compromise the on-current as previously discussed. On the other hand, I IBTBT can be reduced by simply increasing the channel length. Fig. shows the off-current of the TFET as a function of channel length. At a channel length of $\sim 100 \mathrm{~nm}$, one can approach the current limit set by $\mathrm{I}_{\text {THER. }}$. As shown in Fig. 8, the resulting benefit is an improved device SS. Note that both the 20 and 100 nm channel length devices have a sub $60 \mathrm{mV} / \mathrm{dec} \mathrm{SS}$, but both are much larger that the projection of [2]. Our simulations both are much larger that the projection of [2]. Our simulation assume ballstic transport, but upscaling of chamel leng would unavoidably mae the device less ballisic. Thi example does, however, illustrate that channel down scalin might not be advantageous from an off-state consideration. Circuit-Level Performance: Suppose we have a TFET operating at its performance limits, how would this device compare with its MOSFET counterpart? We address this question by circuit-level analysis, using the tool PETE [8]. As shown in Fig. 9, the TFET displays a reasonable voltage

## Low Resistivity when the size is closing to nano-scale.




MPU/ASIC Metal Half Pitch (nm)

## Summary

- Number/Size etc. of

Transistor(semiconductor) follows so-called "Moore's Law"

- It is expected that current Si technology is closing to the both of physical and technical limit. Many solutions are considered and tested.
- How about carbon materials ?


## Transistor

1947 (discovery) - 1971 (Intel 8008) ?
33 years 1980 (SSD at CERN) ?

## nano carbon

$$
\begin{aligned}
& 1991 \text { (discovery) - 20xx ? } \\
& \text { if } 33 \text { years, , , }=2024
\end{aligned}
$$



CNT: Carbon nano tube
Example Design: Application of nano-carbon material to the semiconductor

[^1]
[^0]:    \# Left list is taken from a slide made by M. Fischetti, "history of the MOSFET from a physicist's perspective"

[^1]:    http://www.tel.co.jp/museum/magazine/material/150227_interview/02.html

