# **TCAD Simulations of HV-CMOS**

Jianpeng Deng(邓建鹏)<sup>1</sup>, Leyi Li(李乐怡)<sup>1,3</sup>, Pengxu Li<sup>1</sup>, Yiming Li<sup>2</sup>, Weiguo Lu<sup>2</sup>, Zhiyu Xiang<sup>2</sup>, Zijun Xu<sup>2</sup>, Mei Zhao<sup>2</sup>, Yang Zhou<sup>2</sup>, Hongbo Zhu<sup>1</sup>

<sup>1</sup>Zhejiang Institute of Modern Physics, Zhejiang University, Hangzhou, Zhejiang 310058, China <sup>2</sup>State Key Laboratory of Particle Detection and Electronics, Insitute of High Energy Physics, CAS, Beijing 100049, China <sup>3</sup>Institute of frontier and interdisciplinary sicence, Shangdong University, Qingdao, Shandong 266237, China



### Abstract

Technology Computer-Aided Design (TCAD) simulations were conducted on High Voltage CMOS (HV-CMOS) sensors with varying substrate resistivities. The simulations investigated how changes in substrate resistivity affect leakage current, breakdown voltage, the depletion region, and the distribution of high electric field areas within the sensor. The effects of pixel gap and p-stop on capacitance were evaluated, with simulation results agreeing with experimental measurements. Furthermore, Allpix2 simulations provided insights into the sensor's response to Minimum Ionizing Particles (MIPs), facilitating an analysis of signal collection and charge sharing phenomena across different substrate resistivities.

## **Structure of HV-CMOS (COFFEE2)**



• gap: 10/20/30 μm • p-substrate Resistivity: 10/100/500/1000/2000 Ωcm Depth: 500 µm • deep n-well Gauss profile:  $5*10^{17} \sim 1*10^{17} \text{ cm}^{-3}$ Depth: 5 µm p-stop isolation Concentration:  $1*10^{19}$  cm<sup>-3</sup> Depth: 2 µm

A simplified three-dimensional structure based on COFFEE2 (CMOS sensOrs in Fifty-FivE nanometer procEss) is simulated with varying substrate resistivities. The diode configurations include 3 gap sizes and the presence or absence of p-stop between pixels. The 8 peripheral pixels are connected in parallel for output, with HV bias applied from the bottom in the simulations.

### **Depletion Depth and Breakdowm Voltage**

| $\frac{Resistivity (\Omega cm \ )}{/ \ N_A \ (cm^{-3})}$ | 10      | 100     | 500     | 1000    | 2000    |
|----------------------------------------------------------|---------|---------|---------|---------|---------|
| HV (V)                                                   | 1.36e15 | 1.33e14 | 2.66e13 | 1.33e13 | 6.64e12 |
| -10                                                      | 3.0     | 9.0     | 16.1    | 21.3    | 35.6    |
| -50                                                      | 6.1     | 19.2    | 37.6    | 53.8    | 76.8    |
| -100                                                     |         | 31.3    | 55.7    | 77.2    | 100.3   |
| -200                                                     |         |         |         | 100.3   | 147.1   |



The Depletion region depth generally follows the formula  $D \propto \sqrt{V_{bias} \frac{N_A + N_D}{N_A \cdot N_D}}$ . The IV curves indicates that increasing resistivity higher leakage current and results in breakdown voltage. Since this simplified model lacks complete structures like guard rings, the presence of p-stop may cause an earlier breakdown voltage.

### Table: Depletion depth $(\mu m)$ for varying substrate resistivities and voltages.

Figure: IV curves for varying resistivities, with and without p-stop.

### **Effects of Gap and P-stop on Capacitance**



Figure: CV curves for  $r = 10 \Omega \cdot cm$ , gap = 10/20 µm, with and without p-stop.

Figure: Electric potential diagram for gap sizes  $10/20 \mu m$ , with and without p-stop, at HV = -70 V

The figures above are based on a substrate resistivity of 10  $\Omega$ ·cm. At low bias voltages, pixels with smaller gaps have greater bottom and side areas of the DNW, resulting in higher capacitance, unaffected by p-stop. However, as bias voltage increases and the depletion region extends into the adjacent pixel, p-stop prevents a decrease in side capacitance, leading to a higher capacitance than pixels without p-stop.

### **MIP Test and Charge Sharing Simulation**

Hitmap (coffeePixel) Hitmap (coffeePixel)

Seed pixel charge (coffeePixel)

Cluster size (coffeePixel)

The mean value of cluster size when gap=15um

without p-stop

diagonal Position

 $\boxtimes$ lyli@ihep.ac.cn

 $\boxtimes$  dengjp@zju.edu.cn

— p-stop



Figure: The distribution of cluster size at a threshold of 120 e-, and the mean value of cluster size.

A 3x3 pixel array on a 10  $\Omega$ ·cm resistivity substrate (gap=15µm) is simulated by integrating a detailed TCAD electric field model into the Allpix2 framework. A 4 GeV proton beam (MIPs) incident on the array is modeled, and the seed pixel signal for different impact positions (center, offset-x, offset-y, diagonal) is shown. The MPV of the Landau distribution ranges from 0.8 to 1.1 ke-. The cluster size is approximately 1 for center incidence, reaching 2.3 for diagonal incidence. The average cluster size indicates that the pstop structure effectively reduces charge sharing.

The 2024 International Workshop on the High Energy Circular Electron Positron Collider