

## First RISC-V-Based System-on-Chip for CEPC Readout ASICs

*Saturday, 8 November 2025 17:30 (20 minutes)*

High-Energy Physics (HEP) experiments increasingly rely on complex ASICs, driving a growing need for flexible, programmable architectures. We present a RISC-V-based System-on-Chip (SoC) that serves as a versatile control and configuration hub for CEPC ASICs. The SoC integrates tiny\_riscv, a lightweight 32-bit processor with a 3-stage pipeline, capable of executing C programs to manage registers and implement communication protocols such as I<sup>2</sup>C and SPI via firmware. Its application will first be demonstrated in LATRIC, an ASIC for Low-Gain Avalanche Diode (LGAD) readout, with fabrication planned in a 55 nm CMOS process in October. This talk will present the SoC design, its implementation for CEPC ASICs, and prospects for future development and applications.

**Primary authors:** CUI, Yuxin (中国科学院高能物理研究所); 陈, 娇龙; 骆, 首栋 (浙江大学)

**Presenters:** CUI, Yuxin (中国科学院高能物理研究所); 陈, 娇龙

**Session Classification:** Electronics

**Track Classification:** Detector and System: 16: Electronics